

## वैज्ञानिक तथा औद्योगिक अनुसंधान परिषद Council of Scientific & Industrial Research राष्ट्रीय वांतरिक्ष प्रयोगशालाएं

National Aerospace Laboratories

## NAL/PUR/ALD/316/22-Z

## **CORRIGENDUM** Tender ID:2022\_CSIR143697\_1

In continuation tender No.NAL/PUR/ALD/316/22-Z to our , uploaded on 1-Feb-2022, for " Design, Development and Supply of portable FPGA based interface test card at CSIR-NAL", please note the following changes:-

| Sr.<br>No. | Query                                               | Clarification                                               |
|------------|-----------------------------------------------------|-------------------------------------------------------------|
| 1          | The recommended FPGA family                         | Xilinx 7 series of FPGAs                                    |
| _          | with Manufacturer Part no. that                     | (preferably Xilinx Artix 7 series                           |
|            | can be referred to                                  | - part no. is to be finalised                               |
|            | ,                                                   | during detailed design based on resource & pin requirements |
|            |                                                     | and related constraints)                                    |
| 2 .        | Do PCBs have to be with Conformal Coating?          | No                                                          |
| 3          | Do need to consider the LAB charges towards EMI/EMC | No – please refer to section 14.4.2 (item (c) in pg. 46 and |
|            | testing.                                            | 47), of the released tender                                 |
|            |                                                     | document                                                    |
| 4          | Scope of Work of Inevitable                         | Yes                                                         |
|            | Design, Development and                             | *                                                           |
|            | supply of Portable FPGA based                       |                                                             |
|            | interface test card(s) hardware                     |                                                             |
|            | Electrical testing of all interfaces                |                                                             |
|            | Support to CSIR-NAL team                            |                                                             |
|            | during the FPGA IP Cores                            |                                                             |
|            | testing and integration, during                     |                                                             |
|            | acceptance and within                               |                                                             |
|            | warranty period                                     |                                                             |



Date: 20-Feb-2023



## CSIR-National Aerospace Laboratories, Bengaluru-560 017, INDIA

| 5 | <ul> <li>Out of Scope</li> <li>FPGA IP Core design and development is not in the scope of this tender</li> <li>Design of the chassis/enclosure is not in the scope of this tender</li> </ul> | Yes                                                                                                                                                                                             |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6 | Architecture block diagrams shall<br>be shared with the bidder after<br>placement of the PO, to enable the<br>detailed design.                                                               | Yes                                                                                                                                                                                             |
| 7 | Should we develop IPs for ARINC-429, ARINC-717, CAN bus, or use available devices from OEMs?                                                                                                 | The scope does not include development of IPs. NAL shall be integrating their IP on to the FPGA.                                                                                                |
|   |                                                                                                                                                                                              | Support during integration, if required, is to be provided by the bidder. HW transceivers (ICs) for ARINC-429, ARINC-717, CAN bus are to be provided on the proposed hardware vide this tender. |

Kindly, note that, all other terms and conditions of the tender shall remain the same.

Controller of Stores & Purchase
For and on behalf of CSIR